49th Vietnam Conference on Theoretical Physics (VCTP-49)
Hội nghị Vật lý lý thuyết Việt Nam lần thứ 49
Huế, 30 July - 2 August, 2024

Programme

P.40 -- Poster, VCTP-49

Date: Friday, 2 August 2024

Time: 08:30 - 10:00

A very low bandgap line-tunnel field effect transistor with channel-buried oxide and laterally doped pocket

Bui Huu Thai (1,2), Chun-Hsing Shih (3), Nguyen Dang Chien (1)

(1) Faculty of Physics and Nuclear Engineering, Dalat University, Lam Dong, Viet Nam; (2) Department of Basic Sciences, University of Air Force, Khanh Hoa, Viet Nam; (3) Department of Electrical Engineering, National Chi Nan University, Nantou, Taiwan

Low bandgap and line tunneling techniques have demonstrated the most effectiveness in enhancing the on-current of tunnel field-effect transistors (TFETs). This study examines the mechanisms and designs of channel-buried oxide and laterally doped pocket for a very low bandgap line-TFET. Numerical TCAD simulations show that the channel-buried oxide is needed to prevent the off-state lateral tunneling while still maintaining the on-state vertical tunneling. The buried oxide pillar should be high so that the channel is thin about 10 nm thickness to completely suppress the tunneling leakage. The dopant pocket is required to trigger the line tunneling earlier than the point tunneling to improve the subthreshold swing and on-current. Increasing the pocket concentration or decreasing the pocket thickness both cause an increase not only in the vertical band bending but also in the effective gate-insulator thickness. Because of the trade-off between these two operation parameters, for a given thickness/concentration, there exists an optimal concentration/thickness of the pocket to maximize the on-current. The on-current is optimized using a heavy and thin pocket for which the band bending is maximized and the effective gate-insulator thickness is minimized. For the fabrication feasibility using existing doping techniques, the pocket concentration and thickness should be respectively 10^{19} cm^{-3} and 4 nm to maximize the on-current of the InAs line-TFET.

Presenter: Nguyễn Đăng Chiến


_________________
Institute of Physics, VAST   |   Center for Theoretical Physics   |   Center for Computational Physics

© 2012-2024 Center for Theoretical Physics & Center for Computational Physics
Institute of Physics, VAST, 10 Dao Tan, Hanoi, Vietnam